Adlink Express-CVC Manual do Utilizador

Consulte online ou descarregue Manual do Utilizador para Hardware Adlink Express-CVC. ADLINK Express-CVC User Manual Manual do Utilizador

  • Descarregar
  • Adicionar aos meus manuais
  • Imprimir
  • Página
    / 73
  • Índice
  • MARCADORES
  • Avaliado. / 5. Com base em avaliações de clientes
Vista de página 0
Express-CVC
User’s Manual
Manual Revision: 2.01
Revision Date: December 12, 2014
Part Number: 50-1J043-1010
Vista de página 0
1 2 3 4 5 6 ... 72 73

Resumo do Conteúdo

Página 1 - Express-CVC

Express-CVC User’s Manual Manual Revision: 2.01 Revision Date: December 12, 2014 Part Number: 50-1J043-1010

Página 2 - Revision History

Page 10 Express-CVC 2.10. TPM (Trusted Platform Module) ¾ Chipset: Atmel AT97SC3204T, LPC type (optional) ¾ Type: TPM 1.2 2.11. Fan Control ¾ Co

Página 3 - Preface

Express-CVC Page 11 2.15. Functional Diagram SATA 3x PCIe x1 (port 0,1,2)CH7511NM10N2600N2800D2550 eDP/DPHDA Audio800/1067 MH

Página 4 - Table of Contents

Page 12 Express-CVC 2.16. Mechanical Drawing

Página 5

Express-CVC Page 13 3. COM Express Pinouts and Signal Descriptions The following information is a summary of the most important information regard

Página 6

Page 14 Express-CVC A36 USB6- B36 USB7- C36 PCI_DEVSEL# D36 PCI_FRAME# A37 USB6+ B37 USB7+ C37 PCI_IRDY# D37 PCI_AD16 A38 USB_6_7_OC

Página 7 - 1. Introduction

Express-CVC Page 15 A86 KBD_RST# B86 VCC_5V_SBY C86 PEG_RX10- D86 PEG_TX10- A87 KBD_A20GATE B87 VCC_5V_SBY C87 GND D87 GND A88 PCIE0

Página 8 - 2. Specifications

Page 16 Express-CVC 3.2. Signal Description Terminology The following terms are used in the COM Express AB/CD Signal Descriptions below. I Inp

Página 9

Express-CVC Page 17 3.3. AB Signal Descriptions 3.3.1. Audio Signals Signal Pin Description I/O PU/PD Comment AC_RST# / HDA_RST# A30 Reset

Página 10 - 2.12. Power Specifications

Page 18 Express-CVC 3.3.3. LVDS Signal Pin Description I/O PU/PD Comment LVDS_A0+ LVDS_A0- LVDS_A1+ LVDS_A1- LVDS_A2+ LVDS_A2- LVDS_A3+

Página 11 - 2.15. Functional Diagram

Express-CVC Page 19 3.3.5. Serial ATA Signal Pin Description I/O PU/PD Comment SATA0_TX+ SATA0_TX- A16 A17 Serial ATA channel 0, Transmit

Página 12 - 2.16. Mechanical Drawing

Page 2 Express-CVC Revision History Revision Description Date By 2.00 Initial release 2013-08-30 JC 2.01 Remove Industrial Temp. support 20

Página 13 - Row A Row B Row C Row D

Page 20 Express-CVC 3.3.6. PCI Express Signal Pin Description I/O PU/PD Comment PCIE_TX0+ PCIE_TX0- A68 A69 PCI Express channel 0, Transmit

Página 14

Express-CVC Page 21 3.3.8. LPC bus Signal Pin Description I/O PU/PD Comment LPC_AD[0:3] B4-B7 LPC multiplexed address, command and data bus

Página 15

Page 22 Express-CVC 3.3.10. SPI (BIOS only) Signal Pin Description I/O PU/PD Comment SPI_CS# B97 Chip select for Carrier Board SPI BIOS Fl

Página 16

Express-CVC Page 23 3.3.12. SMBus Signal Pin Description I/O PU/PD Comment SMB_CK B13 System Management Bus bidirectional clock line. Power

Página 17 - 3.3. AB Signal Descriptions

Page 24 Express-CVC 3.3.15. Power And System Management Signal Pin Description I/O PU/PD CommentPWRBTN# B12 Power button to bring system ou

Página 18 - 3.3.3. LVDS

Express-CVC Page 25 3.3.16. Power and Ground Signal Pin Description I/O PU/PD Comment VCC_12V A104-A109 B104-B109 Primary power input: +12V n

Página 19 - 3.3.5. Serial ATA

Page 26 Express-CVC 3.4. CD Signal Descriptions 3.4.1. PATA IDE Signal Pin Description I/O PU/PD Comment IDE_D0 IDE_D1 IDE_D2 IDE_D3 IDE_D4

Página 20 - 3.3.7. Express Card

Express-CVC Page 27 3.4.2. PCI Signal Pin Description I/O PU/PD Comment PCI_AD0 PCI_AD1 PCI_AD2 PCI_AD3 PCI_AD4 PCI_AD5 PCI_AD6 PCI_AD7 PCI_A

Página 21 - 3.3.9. USB

Page 28 Express-CVC PCI_LOCK# C35 PCI Lock control line, active low. I/O 3.3V PU 8k2 3.3V PCI_SERR# D33 System Error: SERR# may be pulsed a

Página 22 - 3.3.11. Miscellaneous

Express-CVC Page 29 3.4.3. PCI Express Graphics x16 (PEG) or SDVO PEG x16 Mode Signal Pin Description I/O PU/PD Comment PEG_RX0+ PEG_RX0- P

Página 23 - 3.3.13. I2C Bus

Express-CVC Page 3 Preface Copyright 2013-14 ADLINK Technology, Inc. This document contains proprietary information protected by copyright. All ri

Página 24 - Page 24 Express-CVC

Page 30 Express-CVC Signal Pin Description I/O PU/PD Comment PEG_TX14- PEG_TX15+ PEG_TX15- D99 D101 D102 PEG_LANE_RV# D54 PCI Express Grap

Página 25 - 3.3.16. Power and Ground

Express-CVC Page 31 3.4.4. Module Type Definition 3.4.5. Power and Ground Signal Pin Description I/O PU/PD Comment VCC_12V C104-C109 D104-D

Página 26 - 3.4. CD Signal Descriptions

Page 32 Express-CVC 4. Non PICMG Connectors on the Module This connector is a low height flex-edge connector. The overall board real estate requir

Página 27 - 3.4.2. PCI

Express-CVC Page 33 5. System Resources 5.1. System Memory Map Address Range (decimal) Address Range (hex) Size Description (4GB-2MB) FFE0000

Página 28 - Page 28 Express-CVC

Page 34 Express-CVC 5.3. I/O Map Hex Range Device 000-01F DMA controller 020-02D and 030-03F Interrupt controller 02E-02F LPC SIO configuratio

Página 29 - PEG x16 Mode

Express-CVC Page 35 Hex Range Device CFC-CFF PCI configuration data register F00 Smbus base address for SB. 500 GPIO Base Address for SB 400

Página 30

Page 36 Express-CVC APIC Mode IRQ# Typical Intterupt Resource Connected to Pin Available 0 Counter 0 N/A No 1 Keyboard controller N/A No 2

Página 31 - 3.4.5. Power and Ground

Express-CVC Page 37 5.5. PCI Configuration Space Map Bus Number Device Number Function Number Routing Description 00h 00h 00h N/A Intel Host

Página 32

Page 38 Express-CVC 5.6. PCI Interrupt Routing Map INT Line P.E.G Root Port SATA Controller SMBUS Controller UHCI 0 UHCI 1 UHCI 2 UHCI 3 EHC

Página 33 - 5. System Resources

Express-CVC Page 39 6. BIOS Setup The following chapter describes basic navigation for the AMIBIOS®EFI BIOS setup utility. 6.1. Starting the BIOS

Página 34 - 5.3. I/O Map

Page 4 Express-CVC Table of Contents Revision History ...

Página 35

Page 40 Express-CVC 6.1.1. Setup Menu The main BIOS setup menu is the first screen that you can navigate. Each main BIOS setup menu option is desc

Página 36

Express-CVC Page 41 6.1.2. Navigation The BIOS setup/utility uses a key-based navigation system called hot keys. Most of the BIOS setup utility ho

Página 37 - Express-CVC Page 37

Page 42 Express-CVC Hot Key Description Enter The < Enter > key allows you to display or change the setup option listed for a particular

Página 38 - 5.8. I2C bus

Express-CVC Page 43 F4 The < F4 > key allows you to save any changes you have made and exit Setup. Press the < F4 > key to save your

Página 39 - 6. BIOS Setup

Page 44 Express-CVC 6.2. Main Setup

Página 40 - 6.1.1. Setup Menu

Express-CVC Page 45 6.2.1. System Management Power-Up Mode Turn On:The machine starts automatically when the power supply is turned on. Remain O

Página 41 - 6.1.2. Navigation

Page 46 Express-CVC Power-Up Watchdog The Power-Up Watchdog resets the system after a certain amount of time after power-up. System & Board Inf

Página 42

Express-CVC Page 47 6.3. Advanced Setup 6.3.1. PCI Subsystem Settings PCI Latency Timer Value to be programmed into the PCI Latency Timer Regi

Página 43

Page 48 Express-CVC 6.3.2. ACPI Settings Enable APIC Auto Configuration BIOS ACPI Auto Configuration. Set this value to Enabled/Disabled. Enab

Página 44 - 6.2. Main Setup

Express-CVC Page 49 6.3.3. Trusted Computing Security Device Support Enables or Disables BIOS support for security device. OS will not show Secu

Página 45 - 6.2.1. System Management

Express-CVC Page 5 3.3.11. Miscellaneous...

Página 46

Page 50 Express-CVC Execute Disable Bit XD can prevent certain classes of malicious buffer overflow attacks when combined with a supporting OS (Win

Página 47 - 6.3. Advanced Setup

Express-CVC Page 51 CPU Thermal Configuration DTS SMM Enabled: ACPI thermal management uses DTS SMM mechanism to obtain CPU temperature values.

Página 48 - 6.3.2. ACPI Settings

Page 52 Express-CVC Platform Thermal Configuration Critical Trip Point This value controls the temperature of the ACPI Critical Trip Point - the

Página 49 - 6.3.4. CPU Configuration

Express-CVC Page 53 6.3.6. IDE Configuration SATA Controller(s) Enables or disables SATA Controller. SATA-to-PATA controller Enable if system us

Página 50

Page 54 Express-CVC Configure SATA as “AHCI” Port0/1 Speed Limit Select Port0/1 AHCI Speed Limit. SATA Port 0/1 Enable or Disable SATA Port 0/1.

Página 51

Express-CVC Page 55 6.3.7. USB Configuration Legacy USB Support Enables Legacy USB support. AUTO option, disables legacy support if no USB devic

Página 52

Page 56 Express-CVC 6.3.8. W8362DHG Super IO Configuration Floppy Disk Controller Configuration Change Settings This option specifies the base

Página 53 - 6.3.6. IDE Configuration

Express-CVC Page 57 Device Mode Change mode of Floppy Disk Controller. Select 'Read Write' for normal operation. Select 'Write Prote

Página 54

Page 58 Express-CVC Parallel Port Set Parameters of Parallel Port. Set this value to Enabled/Disabled. Change Settings This option specifies the

Página 55 - 6.3.7. USB Configuration

Express-CVC Page 59 6.3.9. Serial Port Console Redirection Console Redirection Console Redirection Enable or Disable. Console Redirection Settti

Página 56

Page 6 Express-CVC 6.3.9. Serial Port Console Redirection...

Página 57

Page 60 Express-CVC Terminal Type VT100+ is the preferred terminal type for out-of-band management. Configuration options: VT100, VT100+, VT-UTF8 ,

Página 58

Express-CVC Page 61 6.3.10. PPM Configuration EIST Allows the clock speed of the processor to be dynamically changed. Set this value to Enabled/

Página 59

Page 62 Express-CVC 6.4. Chipset Setup 6.4.1. Host Bridge Configuration

Página 60

Express-CVC Page 63 Intel IGD Configuration IGFX-Boot Type Select the boot display device. Set this value to CRT, LFP, CRT+LFP. LCD Panel Type W

Página 61 - 6.3.10. PPM Configuration

Page 64 Express-CVC LVDS Backlight Control LVDS Backlight control. Active LFP Select the boot display device.

Página 62 - 6.4. Chipset Setup

Express-CVC Page 65 6.4.2. South Bridge TPT Device Enable/Disable Intel IO Controller Hub Devices. Azalia Controller The audio controller. Se

Página 63

Page 66 Express-CVC Azalia Vci Enable Azalia supports 1 extended VC, which, when enabled, overrides ICH VCp settings Select USB Mode Select USB mod

Página 64

Express-CVC Page 67 SLP_S4 Assertion Width Select a minimum assertion width of the SLP_S4# signal. LAN Controller Enable or disable the Ethernet C

Página 65 - 6.4.2. South Bridge

Page 68 Express-CVC 6.5. Boot Setup Setup Prompt Timeout Number of seconds to wait for setup activation key. 65535 (0xFFFF) means indefinite wa

Página 66

Express-CVC Page 69 6.6. Security Setup Administrator Password Set Administrator Password User Password Set User Password

Página 67

Express-CVC Page 7 1. Introduction The Express-CVCis a low power, low cost, COM Express Type 2, COM.0 R2.1 module in Compact form factor that is

Página 68 - 6.5. Boot Setup

Page 70 Express-CVC 6.7. Save & Exit Menu Save Changes and Exit Exit system setup after saving the changes. Discard Changes and Exit Exit sy

Página 69 - 6.6. Security Setup

Express-CVC Page 71 Safety Instructions Read and follow all instructions marked on the product and in the documentation before you operate your sys

Página 70 - 6.7. Save & Exit Menu

Page 72 Express-CVC Getting Service ADLINK Technology, Inc. Address: 9F, No.166 Jian Yi Road, Zhonghe District New Taipei City 235, Taiwan Tel:

Página 71 - Safety Instructions

Express-CVC Page 73 ADLINK Technology, Inc. (French Liaison Office) Address: 15 rue Emile Baudot, 91300 Massy CEDEX, France Tel: +33 (0) 1 60 1

Página 72 - Getting Service

Page 8 Express-CVC 2. Specifications 2.1. Core System ¾ CPU: Intel® Atom® Processor, 2-core with Integrated Graphics, FCBGA559 type • Dual-Cor

Página 73

Express-CVC Page 9 2.4. Audio ¾ Integrated: Intel® HD Audio integrated in NM10 ¾ Audio Codec: Realtek ALC888 or 886 on Express-BASE 2.5. Ethern

Comentários a estes Manuais

Sem comentários